

## Quad ± 90 V, ± 2 A, 3/5 levels, high speed ultrasound pulser

Datasheet — production data



#### **Features**

- 0 to ±90 V output voltage
- Up to 20 MHz operating frequency
- Embedded low-power, floating high-voltage drivers (external voltage rails can be also used)
- Mode operations:
  - 3/5-levels output waveform
  - ±2 A source and sink current
  - Down ≤ 20 ps jitter
  - Anti-cross conduction function
  - Low 2<sup>nd</sup> harmonic distortion
- Fully integrated clamping-to-ground function
  - 8 Ω synchronous active clamp
  - Anti-leakage on output node
- Dedicated half bridge for continuous wave (CW) operations
  - $\le 0.1 \text{ W power consumption}$
  - ±0.6 A source and sink current
  - 205 fs RMS jitter [100 Hz-20 kHz]
- Fully integrated T/R switch
  - $13.5 \Omega$  on resistance
  - HV MOS topology to minimize current consumption
  - Up to 300 MHz BW
  - Receiver multiplexing function
- 2.4 V to 3.6 V CMOS logic interface
- Auxiliary integrated circuits
  - Noise blocking diodes
  - Fully self-biasing architecture
  - Anti-memory effect for all internal HV nodes

- Thermal protection
- Standby function
- Latch-up free due to HV SOI technology
- Very few external passive components needed

### **Applications**

- · Medical ultrasound imaging
- Pulse waveform generators
- NDT ultrasound transmission
- Piezoelectric transducer drivers

#### **Description**

This monolithic, high-voltage, high-speed pulser generator features four independent channels. It is designed for medical ultrasound imaging applications, but it can also be used for driving other piezoelectric, capacitive or MEMS based transducers. The STHV748 comprises a controller logic interface circuit, level translators, MOSFET gate drivers, noise blocking diodes, and high-power P-channel and N-channel MOSFETs as the output stage for each channel, clampingto-ground circuitry, anti-leakage, anti-memory effect block, thermal sensor, and a T/R switch which guarantees an effective decoupling during the transmission phase. Moreover, the STHV748 includes self-biasing and thermal shutdown blocks. Each channel can support up to five active output levels with two half bridges. The output stage of each channel is able to provide ±2 A peak output current. In order to reduce power dissipation during continuous wave mode, a dedicated half bridge is available and the peak current is limited to 0.6 A.

Table 1. Device summary

| Order code | Package | Packaging     |
|------------|---------|---------------|
| STHV748QTR | QFN64   | Tape and reel |

Contents STHV748

## **Contents**

| 1  | Туріс | cal application circuit                                | . 3  |
|----|-------|--------------------------------------------------------|------|
| 2  | Pin s | ettings                                                | . 4  |
|    | 2.1   | Connection                                             | . 4  |
|    | 2.2   | Description                                            | . 4  |
|    | 2.3   | Additional pin description                             | . 6  |
| 3  | Truth | table and single channel block description             | . 8  |
| 4  | Powe  | er-up / Power-down voltage sequence                    | . 9  |
| 5  | Elect | rical data                                             | 10   |
|    | 5.1   | Absolute maximum ratings                               | 10   |
| 6  | Oper  | ating supply voltages and average currents             | 11   |
|    | 6.1   | Digital inputs                                         | .11  |
|    | 6.2   | Output signals                                         | 12   |
| 7  | Elect | rical characteristics                                  | 13   |
| В  | Timiı | ngs                                                    | 16   |
| 9  | Osci  | lloscope acquisitions                                  | 21   |
|    | 9.1   | Output phase noise measurement in CW mode              | 24   |
|    |       | 9.1.1 Typical performance characteristics              | . 24 |
| 10 | Pack  | age information                                        | 25   |
|    | 10.1  | QFN64 9 x 9 x 1.0 mm 64 pitch 0.50 package information | 25   |
| 11 | Revi  | sion history                                           | 28   |



#### Typical application circuit 1



Figure 1. Typical application circuit

Pin settings **STHV748** 

#### Pin settings 2

#### Connection 2.1

Figure 2. Pin connection (top view)



#### **Description** 2.2

Table 2. Pin description (P = power, A = analog, D = digital)

| Pin N | Name     | Function                                                    |   | Туре |
|-------|----------|-------------------------------------------------------------|---|------|
| 1     | AGND     | Signal ground                                               | I | Α    |
| 2     | REF_HVM1 | Supply for low side 1 gate driver                           | I | Р    |
| 3     | HVM1_A   | Negative high-voltage supply 1 channel A                    | I | Р    |
| 4     | HVM0_A   | Negative high-voltage supply 0 channel A                    | I | Р    |
| 5     | HVOUT_A  | Channel A, high-voltage output before noise blocking diodes | 0 | Р    |
| 6     | HVP0_A   | Positive high-voltage supply 0 channel A                    | I | Р    |
| 7     | REF_HVP1 | Supply for high side 1 gate driver                          | I | Р    |
| 8     | HVP1_A   | Positive high-voltage supply 1 channel A                    | I | Р    |
| 9     | HVP1_B   | Positive high-voltage supply 1 channel B                    | I | Р    |
| 10    | REF_HVP0 | Supply for high side 0 gate driver                          | I | Р    |
| 11    | HVP0_B   | Positive high-voltage supply 0 channel B                    | I | Р    |

STHV748 Pin settings

Table 2. Pin description (P = power, A = analog, D = digital) (continued)

| Pin N | Name     | Function                                                    | IN/OUT | Туре |
|-------|----------|-------------------------------------------------------------|--------|------|
| 12    | HVOUT_B  | Channel B, high-voltage output before noise blocking diodes | 0      | Р    |
| 13    | HVM0_B   | Negative high-voltage supply 0 channel B                    | ı      | Р    |
| 14    | HVM1_B   | Negative high-voltage supply 1 channel B                    | Ĺ      | Р    |
| 15    | REF_HVM0 | Supply for low side 0 gate driver                           | I      | Р    |
| 16    | D_CTR    | Delay control                                               | I      | Α    |
| 17    | IN4      | Input signal shared                                         | ı      | D    |
| 18    | IN1_B    | Input signal channel B                                      | ı      | D    |
| 19    | IN2_B    | Input signal channel B                                      | I      | D    |
| 20    | IN3_B    | Input signal channel B                                      | I      | D    |
| 21    | VDDP     | Positive low-voltage supply                                 | I      | Α    |
| 22    | GND_PWR  | Power ground                                                | I      | Р    |
| 23    | XDCR_B   | Channel B, high-voltage output                              | 0      | Р    |
| 24    | LVOUT_B  | Channel B, low-voltage output                               | 0      | Α    |
| 25    | LVOUT_C  | Channel C, low-voltage output                               | 0      | Α    |
| 26    | XDCR_C   | Channel C, high-voltage output                              | 0      | Р    |
| 27    | GND_PWR  | Power ground                                                | ı      | Р    |
| 28    | VDDM     | Negative low-voltage supply                                 | I      | Α    |
| 29    | IN3_C    | Input signal channel C                                      | ı      | D    |
| 30    | IN2_C    | Input signal channel C                                      | I      | D    |
| 31    | IN1_C    | Input signal channel C                                      | 1      | D    |
| 32    | THSD     | Thermal shutdown pin                                        | I/O    | D    |
| 33    | AGND     | Signal ground                                               | 1      | Α    |
| 34    | REF_HVM1 | Supply for low side 1 gate driver                           | I      | Р    |
| 35    | HVM1_C   | Negative high-voltage supply 1 channel C                    | 1      | Р    |
| 36    | HVM0_C   | Negative high-voltage supply 0 channel C                    | I      | Р    |
| 37    | HVOUT_C  | Channel C, high-voltage output before noise blocking diodes | 0      | Р    |
| 38    | HVP0_C   | Positive high-voltage supply 0 channel C                    | 1      | Р    |
| 39    | REF_HVP1 | Supply for high side 1 gate driver                          | 1      | Р    |
| 40    | HVP1_C   | Positive high-voltage supply 1 channel C                    | 1      | Р    |
| 41    | HVP1_D   | Positive high-voltage supply 1 channel D                    | I      | Р    |
| 42    | REF_HVP0 | Supply for high side 0 gate driver                          | I      | Р    |
| 43    | HVP0_D   | Positive high-voltage supply 0 channel D                    | I      | Р    |
| 44    | HVOUT_D  | Channel D, high-voltage output before noise blocking diodes | 0      | Р    |

Pin settings STHV748

Pin N **Function** IN/OUT **Type** Name HVM0 D Negative high-voltage supply 0 channel D Ρ 45 I 46 HVM1 D Negative high-voltage supply 1 channel D I Ρ 47 REF\_HVM0 Supply for low side 0 gate driver I Ρ 48 **DGND** Logic ground ı Α DVDD 49 Positive logic supply ı Α 50 IN1\_D Input signal channel D ı D 51 IN2\_D Input signal channel D I D IN3\_D Input signal channel D 52 ı D ı **VDDP** Positive low-voltage supply Α 53 **GND\_PWR** Power ground ı Р 54 Ρ XDCR D 0 55 Channel D, high-voltage output LVOUT\_D 56 Channel D, low-voltage output 0 Α 0 57 LVOUT\_A Channel A, low-voltage output Α 58 XDCR\_A Channel A, high-voltage output 0 Ρ Ρ 59 GND\_PWR Power ground **VDDM** Negative low-voltage supply ı 60 Α 61 IN<sub>3</sub> A Input signal channel A ı D IN2\_A 62 Input signal channel A ı D 63 IN1\_A Input signal channel A I D 64 INT BIAS Enable internal supply generators I D

Table 2. Pin description (P = power, A = analog, D = digital) (continued)

### 2.3 Additional pin description

Exposed-Pad

The INT\_BIAS pin enables the internal reference generators. With INT\_BIAS=DVDD, the STHV748 internally generates the reference voltages on REF\_HVP1/0 (pin - 7, 10, 39, 42) and REF\_HVM1/0 (pin - 2, 15, 34, 47). These voltages are set at VDDP below HVP and respectively at:

I

Ρ

• REF\_HVM# = HVM# + VDDP

Substrate

• REF HVP# = HVP# - VDDP

After enabling INT\_BIAS, a period of time is needed to charge the external reference capacitors (about 30 µs in a typical application).

Should INT\_BIAS=DGND, it is necessary to apply an external voltage reference to the REF\_HVM# and REF\_HVP# pins.

THSD is a thermal flag. Being the output stage of the THSD a Nch-MOS open-drain, an external pull-up resist or (Rp $\geq$ 10 k $\Omega$ ) connected to a positive low-voltage supply (see *Figure 1*) is required. If the internal temperature surpasses 153 °C, THSD goes down and all STHV748 channels are in HZ state. The thermal protection can be disabled, by connecting

6/29 DocID15450 Rev 5

STHV748 Pin settings

the THSD pin to a positive low voltage supply. THSD can be also shared among several STHV748 on the same PCB.

D\_CTR can be used to optimize 2<sup>nd</sup> HD performances by tuning the fall propagation delay (tdf - see *Table 9*). If D\_CTR is equal to ground, tdf has the nominal value. If D\_CTR is varied from 2 V to 4.2 V, tdf can be changed from -1 ns to +600 ps with respect to the nominal value.

The exposed-pad is internally connected to the substrate of the package. It can be either left floating or connected to a ground via 100 V capacitance toward ground, in order to reduce the noise during the receiving phase.



#### Truth table and single channel block description 3



Figure 4. Single channel block description

Table 3. Truth table for one channel

| Global |     | Per | char | nel | State              |    |    | Sw | itch | es iı     | nterr      | nal s | tate      |    |    |
|--------|-----|-----|------|-----|--------------------|----|----|----|------|-----------|------------|-------|-----------|----|----|
| THSD   | IN4 | IN3 | IN2  | IN1 | State              | S0 | S1 | S2 | S3   | <b>S4</b> | <b>S</b> 5 | S6    | <b>S7</b> | S8 | S9 |
| 1      | х   | х   | 0    | 0   | Clamp              | 0  | 0  | 0  | 0    | 0         | 0          | 1     | 0         | 1  | 0  |
| 1      | 0   | 0   | 0    | 1   | HVM0               | 0  | 1  | 0  | 0    | 0         | 0          | 0     | 0         | 1  | 0  |
| 1      | 0   | 0   | 1    | 0   | HVP0               | 1  | 0  | 0  | 0    | 0         | 0          | 0     | 0         | 1  | 0  |
| 1      | х   | 0   | 1    | 1   | T/R SW             | 0  | 0  | 0  | 0    | 0         | 0          | 1     | 1         | 0  | 1  |
| 1      | 0   | 1   | 0    | 1   | HVM1               | 0  | 0  | 0  | 1    | 0         | 0          | 0     | 0         | 1  | 0  |
| 1      | 0   | 1   | 1    | 0   | HVP1               | 0  | 0  | 1  | 0    | 0         | 0          | 0     | 0         | 1  | 0  |
| 1      | 0   | 1   | 1    | 1   | HZ                 | 0  | 0  | 0  | 0    | 0         | 0          | 0     | 0         | 1  | 0  |
| 1      | 1   | 1   | 1    | 1   | T/R SW             | 0  | 0  | 0  | 0    | 0         | 0          | 1     | 1         | 0  | 1  |
| 1      | 1   | 0   | 0    | 1   | Max. HVM0 and HVM1 | 0  | 1  | 0  | 1    | 0         | 0          | 0     | 0         | 1  | 0  |
| 1      | 1   | 0   | 1    | 0   | Max. HVP0 and HVP1 | 1  | 0  | 1  | 0    | 0         | 0          | 0     | 0         | 1  | 0  |
| 1      | 1   | 1   | 0    | 1   | CW HVM1            | 0  | 0  | 0  | 0    | 0         | 1          | 0     | 0         | 1  | 0  |
| 1      | 1   | 1   | 1    | 0   | CW HVP1            | 0  | 0  | 0  | 0    | 1         | 0          | 0     | 0         | 1  | 0  |
| 0      | х   | х   | х    | х   | HZ                 | 0  | 0  | 0  | 0    | 0         | 0          | 0     | 0         | 1  | 0  |



## 4 Power-up / Power-down voltage sequence

During the power up/power down phases, the following relationship must be always respected:

- VDDP >= DVDD
- HVM0 <= HVM1</li>
- HVP0 >= HVP1

It is recommended to power up the low voltage supplies before the high voltage supplies.



Electrical data STHV748

### 5 Electrical data

### 5.1 Absolute maximum ratings

Table 4. Absolute maximum ratings

| Symbol           | Parameter                                        | Value                      | Unit |
|------------------|--------------------------------------------------|----------------------------|------|
| AGND             | Analog ground reference (1)                      | 0                          | V    |
| DGND             | Digital ground                                   | -300 to 300                | mV   |
| GND_PWR          | Power ground                                     | -1.2 to 1.2                | V    |
| VDDP             | Positive supply voltage                          | -0.3 to 3.9                | V    |
| VDDM             | Negative supply voltage                          | 0.3 to -3.9                | V    |
| DVDD             | Positive logic voltage                           | -0.3 to VDDP               | V    |
| HVP0             | TX0 high-voltage positive supply                 | 95                         | V    |
| HVP1             | TX1 high-voltage positive supply                 | 0 to HVP0                  | V    |
| HVM0             | TX0 high-voltage negative supply                 | -95                        | V    |
| HVM1             | TX1 high-voltage negative supply                 | 0 to HVM0                  | V    |
| REF_HVP#         | High-voltage positive gate supply                | -0.3 < HVP - REF_HVP < 3.6 | V    |
| REF_HVM#         | High-voltage negative gate supply                | -0.3 < REF_HVM - HVM < 3.6 | V    |
| XDCR             | High-voltage output                              | -95 to 95                  | V    |
| HVOUT            | High-voltage output before noise blocking diodes | -95 to 95                  | V    |
| LVOUT            | Low-voltage output                               | -1 to 1                    | V    |
| DIG I/O          | Digital input specified in Table 2               | -0.3 to DVDD + 0.3         | V    |
| D_CTR            | Delay control                                    | -0.3 to 4.6                | V    |
| T <sub>OP</sub>  | Operating temperature range                      | -40 to 125                 | °C   |
| T <sub>STG</sub> | Storage temperature range                        | -65 to 150                 | °C   |

<sup>1.</sup> AGND is the ground reference for all the other voltages.

Note:

Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied.

Table 5. Thermal data

| Symbol             | Parameter                           | Value             | Unit |
|--------------------|-------------------------------------|-------------------|------|
| R <sub>th,JA</sub> | Thermal resistance junction-ambient | 30 <sup>(1)</sup> | °C/W |

This value is given for a two layer PCB (2S2P) and it's strongly sensitive to PCB layout. Increasing the number of PCB layers and/or adding heat sinks vias, the thermal resistance value decreases.

577

## 6 Operating supply voltages and average currents

Operating conditions, unless otherwise specified, only ONE channel on, no load, HV=90 V, TX0 and TX1 on, INT\_BIAS=DVDD, DVDD=3 V, VDDP=3 V and VDDM=-3 V

Table 6. Supply voltages and average currents

| Symbol              | Parameter                         | Conditions             | Min. | Тур. | Max.                  | Units |
|---------------------|-----------------------------------|------------------------|------|------|-----------------------|-------|
| VDDP                | Positive supply voltage           |                        | 2.7  | 3    | 3.6                   | V     |
| I <sub>VDDP</sub>   | Desitive supply suggest           | PW mode <sup>(1)</sup> |      |      | 1.5                   | mA    |
| I <sub>VDDP_Q</sub> | Positive supply current           | Standby mode (2)       |      | 1.1  |                       | mA    |
| VDDM                | Negative supply voltage           |                        | -2.7 | -3   | -3.6                  | V     |
| I <sub>VDDM</sub>   | Negative aupply ourrent           | PW mode                | -1.5 |      |                       | mA    |
| I <sub>VDDM_Q</sub> | Negative supply current           | Standby mode           |      | -800 |                       | μΑ    |
| DVDD                | Positive logic voltage            |                        | 2.4  | 3    | min(3.6,V<br>DDP+0.3) | V     |
| I_DVD               | Logio gumply gurrant              | PW mode                |      |      | 100                   | μΑ    |
| I_DVD_Q             | Logic supply current              | Standby mode           |      |      | 85                    | μΑ    |
| HVP                 | High-voltage positive supply      |                        | 0    |      | 90                    | V     |
| I <sub>HVP</sub>    | HV positive supply current        | PW mode                |      |      | 1                     | mA    |
| I <sub>HVP_Q</sub>  | Try positive supply current       | Standby mode           |      |      | 350                   | μΑ    |
| HVM                 | High-voltage negative supply      |                        | -90  |      | 0                     | V     |
| I <sub>HVM</sub>    | HV negative supply current        | PW mode                | -1   |      |                       | mA    |
| I <sub>HVM_Q</sub>  | To negative supply current        | Standby mode           | -350 |      |                       | μΑ    |
| HVP-REF_HVP         | High-voltage positive gate supply |                        | 2.7  | 3    | 3.6                   | V     |
| REF_HVM-HVM         | High-voltage negative gate supply |                        | 2.7  | 3    | 3.6                   | V     |
| D_CTR               | Delay control                     |                        | 0    |      | 4.2                   | V     |

<sup>1.</sup> In PW pulse wave mode the average current is measured over  $T_{\underline{w} \text{ time}}$  (see *Figure 6*).

### 6.1 Digital inputs

Table 7. Digital inputs

| Symbol                                      | Parameter                | Min.     | Max.     | Units |
|---------------------------------------------|--------------------------|----------|----------|-------|
| IN1_#, IN2_#, IN3_#, IN4, INT_BIAS,<br>THSD | Input logic high-voltage | 0.8 DVDD | DVDD     | V     |
| IN1_#, IN2_#, IN3_#, IN4, INT_BIAS,<br>THSD | Input logic low-voltage  | 0        | 0.2 DVDD | V     |



<sup>2.</sup> In standby mode all channels are in HZ and INT\_BIAS= AGND

# 6.2 Output signals

Table 8. Output signals

| Symbol | Parameter                                        | Min. | Max. | Units |
|--------|--------------------------------------------------|------|------|-------|
| HVOUT  | High-voltage output before noise blocking diodes | -90  | 90   | V     |
| XDCR   | High-voltage output                              | -90  | 90   | V     |
| LVOUT  | Low-voltage output                               | -1   | 1    | V     |
| THSD   | Thermal shutdown pin                             | 0    | 3    | V     |



## 7 Electrical characteristics

Table 9. Static electrical characteristics <sup>(1)</sup>

| Symbol                | Parameter                           | Condition                                                                     | Min.        | Тур. | Max.        | Units |
|-----------------------|-------------------------------------|-------------------------------------------------------------------------------|-------------|------|-------------|-------|
|                       |                                     | HVP# =10 V, HVM# =-10 V,<br>HVOUT=0 V                                         | 1.1         | 1.30 |             | А     |
| I <sub>N</sub>        | Saturation current S1 - S3          | HVP# =25 V, HVM# =-25 V,<br>HVOUT=0 V                                         |             | 1.70 |             | Α     |
|                       |                                     | HVP# =90 V, HVM# =-90 V,<br>HVOUT=0 V                                         |             | 2    |             | А     |
|                       |                                     | HVP# =10 V, HVM# =-10 V,<br>HVOUT=0 V                                         | 1           | 1.30 |             | А     |
| I <sub>P</sub>        | Saturation current S0 - S2          | HVP# =25 V, HVM# =-25 V,<br>HVOUT=0 V                                         |             | 1.70 |             | Α     |
|                       |                                     | HVP# =90 V, HVM# =-90 V,<br>HVOUT=0 V                                         |             | 2    |             | А     |
| I <sub>NCW</sub>      | Saturation current S5               | HVP1=10 V, HVM1=-10 V,<br>HVOUT=0 V                                           | 300         | 350  |             | mA    |
| I <sub>PCW</sub>      | Saturation current S4               | HVP1=10 V, HVM1=-10 V,<br>HVOUT=0 V                                           | 390         | 480  |             | mA    |
| I <sub>CL</sub>       | Saturation current S6               | HVOUT=25 V                                                                    |             | 1.5  |             | Α     |
| R <sub>ON_CLAMP</sub> | On resistance S6                    | HVOUT=1 V                                                                     |             | 8    |             | W     |
|                       | Output leakage current, per channel | HVP# = 90 V, HVM# = -90 V,<br>HVOUT=0 V                                       |             | 1    |             |       |
| IL                    |                                     | HVP# = 90 V, HVM# = -90 V,<br>HVOUT=-90 V                                     |             | 1    |             | μA    |
|                       |                                     | HVP# = 90 V, HVM# = -90 V,<br>HVOUT=+90 V                                     |             | 1    |             |       |
| P <sub>SB</sub>       | Power dissipation in standby        | HVP# = 90 V, HVM# = -90 V,<br>HVOUT=0 V, INT_BIAS=DGND                        |             | 4    |             | μW    |
| 36                    | mode                                | HVP# = 90 V, HVM# = -90 V,<br>HVOUT=0 V                                       |             | 126  | 150         | mW    |
| P <sub>RX</sub>       | Power dissipation in HVR_SW state   | HVP# = 30 V, HVM# = -30 V,<br>INT_BIAS =0, all channels in<br>receiving phase |             | 30   |             | mW    |
| V <sub>REFP</sub>     | HVP# - REF_HVP#                     | HVP# = 10 V, HVM# = -10 V,<br>HVOUT=0 V                                       | 0.8<br>VDDP |      | 1.2<br>VDDP | V     |
| V <sub>REFN</sub>     | REF_HVM# - HVM#                     | HVP# = 10 V, HVM# = -10 V,<br>HVOUT=0 V                                       | 0.8<br>VDDP |      | 1.2<br>VDDP | V     |
| T <sub>OTP</sub> (2)  | Overtemperature threshold           | HVP# =10 V, HVM# =-10 V                                                       | 130         | 153  | 160         | °C    |
| T <sub>HYS</sub>      | OTP hysteresis                      | HVP# =10 V, HVM# =-10 V                                                       |             | 40   |             | °C    |

Electrical characteristics STHV748

Table 9. Static electrical characteristics (1) (continued)

| Symbol              | Parameter                          | Condition                                                 | Min. | Тур. | Max. | Units |
|---------------------|------------------------------------|-----------------------------------------------------------|------|------|------|-------|
| C <sub>T/R SW</sub> | T/R SW capacitance                 | LVOUT=0 V                                                 |      | 40   |      | pF    |
| R<br>T/R SW_ON      | T/R SW on resistance               | HVP# =10 V, HVM# =-10 V,<br>XDCR=0 V, LVOUT=0.2 V         |      | 13.5 | 15.5 | W     |
| R<br>T/R<br>SW_OFF  | T/R SW off resistance              | HVP# =10 V, HVM# =-10 V,<br>XDCR=1 V, LVOUT=0 V           | 1    |      |      | GΩ    |
| VDROP_C             | Voltage drop between HVP1 and XDCR | HVP# =10V, HVM# =-10V,<br>I <sub>SINK_XDCR</sub> =50 mA   | 2.58 | 2.79 | 2.9  | V     |
| W                   | Voltage drop between XDCR and HVM1 | HVP# =10V, HVM# =-10V,<br>I <sub>SOURCE_XDCR</sub> =50 mA | 2.58 | 2.86 | 2.9  | V     |

Operating conditions, unless otherwise specified, INT\_BIAS=DVDD, HVP# = 90 V, HVM# = -90 V, VDDP = 3 V, VDDM = -3 V, DVDD = 3 V, TROOM = 25 °C.

Table 10. AC electrical characteristics (1)

| Symbol            | Parameter Test condition            |                                                                         | Min. | Тур. | Max. | Units   |
|-------------------|-------------------------------------|-------------------------------------------------------------------------|------|------|------|---------|
| f                 | Maximum autnut fraguancy            |                                                                         | 16   |      |      | MHz     |
| '                 | Maximum output frequency            | 50 pF//200 Ω                                                            |      | 22   |      | MHz     |
| f <sub>CW</sub>   | Maximum output frequency CW         | HVP1 =5 V, HVM1 = -5 V, continuous wave mode                            |      | 20   |      | MHz     |
| f <sub>BW</sub>   | Output frequency BW                 | Output frequency BW                                                     |      | 10   |      | MHz     |
| t <sub>j-CW</sub> | CW output jitter                    | HVP1 =5 V, HVM1 = -5 V, continuous wave mode                            |      | 205  |      | fs, rms |
| t <sub>f</sub>    | Fall time                           |                                                                         |      | 28   |      | ns      |
| t <sub>r</sub>    | Rise time                           |                                                                         |      | 28   |      | ns      |
| t <sub>dr</sub>   | Rise propagation delay              |                                                                         |      | 24   |      | ns      |
| t <sub>df</sub>   | Fall propagation delay              |                                                                         |      | 24   |      | ns      |
| T/R SW            | T/R SW turn-on / turn-off time      |                                                                         |      | 170  |      | ns      |
|                   |                                     | 1 pulse f = 1.7 MHz                                                     |      | -40  |      | dBc     |
| HD2               | 2 <sup>nd</sup> harmonic distortion | 1 pulse f = 5 MHz                                                       |      | -40  |      | dBc     |
| ПО2               |                                     | 5 pulses f = 1.7 MHz                                                    |      | -40  |      | dBc     |
|                   |                                     | 5 pulses f = 5 MHz                                                      |      | -40  |      | dBc     |
| HD2PC             | Pulse cancellation                  | f = 1.7 MHz original and inverted pulse                                 |      | -40  |      | dBc     |
|                   | ruise cancellation                  | f = 5 MHz original and inverted pulse                                   |      | -40  |      | dBc     |
| BVD               | Burst voltage drop                  | 1 <sup>st</sup> to 128 <sup>th</sup> pulse HVP1 = 10<br>V, HVM1 = -10 V |      | 2    |      | %       |

14/29 DocID15450 Rev 5

<sup>2.</sup> Guaranteed by bench characterization.

Table 10. AC electrical characteristics (1)

| Symbol                  | Parameter                       | Test condition                                       | Min. | Тур. | Max. | Units     |
|-------------------------|---------------------------------|------------------------------------------------------|------|------|------|-----------|
| D.                      | Power dissipation, all channels | CW mode, f = 5 MHz, HVP1 = 5 V, HVM1 = -5 V, no load |      | 390  |      | mW        |
| P <sub>D_CW</sub>       | Power dissipation, one channel  | CW mode, f = 5 MHz, HVP1 = 5 V, HVM1 = -5 V          |      |      | 320  | 11144     |
| T/R SW <sub>SPIKE</sub> | T/R SW spike on XDCR and LVOUT  |                                                      |      | 100  |      | $mV_{pp}$ |
| X <sub>TALK</sub>       | Cross talk between channels.    | Ampl(2ch)/Ampl(1ch), 50 pF//200 $\Omega$             |      | -40  |      | db        |

<sup>1.</sup> Operating conditions, unless otherwise specified, HVP# = 90 V, HVM# = -90 V, VDDP = 3 V, VDDM = -3 V, DVDD = 3 V, V, INT\_BIAS = DVDD, (HVP-REF\_HVP) = 3 V, (REF\_HVM-HVM) = 3 V, XDCR load C = 300 pF//R = 100  $\Omega$ , LVOUT load C = 20 pF//200  $\Omega$  T<sub>ROOM</sub> = 25 °C.



Timings STHV748

# 8 Timings

Figure 5. t<sub>r</sub>, t<sub>f</sub>, t<sub>dr</sub>, and t<sub>df</sub> descriptions



Figure 6. PW example 5 periods, HVP0 = 90 V, HVM0 = -90 V, T=200 ns, T\_tx=1.2  $\mu$ s, T\_w=200  $\mu$ s



577

STHV748 Timings

Figure 7. PW and HD2 example (HVP0=80 V, HVM0=-80 V load 300 pF//100  $\Omega$ )





**Timings STHV748** 

IN1 IN2 IN3 1 IN4 T tx Τh AM02011v1

Figure 9. CW mode example, HVP1 = 5 V, HVM1 = 5 V, T = 200 ns, T\_tx>1 ms





STHV748 Timings



Figure 11. T/R SW bandwidth

Timings STHV748

Figure 12. Possible external connection for LVOUT outputs with T/R SW in multiplexing driving configuration



## 9 Oscilloscope acquisitions

Figure 13. TX0 =  $\pm 60$  V positive-negative pulses and immediately after TX1 =  $\pm 30$  V positive-negative pulses, load 300 pF // 100  $\Omega$ 



Figure 14. Five-levels HV output voltage





DocID15450 Rev 5



Figure 15. CW operations at 6 MHz







22/29 DocID15450 Rev 5

Figure 17. Two positive and two negative "short pulses" with 10 ns time width for inputs IN#, HVP/N/0/1 = ±90 V, load 300 pF // 100  $\Omega$ .



### 9.1 Output phase noise measurement in CW mode

### 9.1.1 Typical performance characteristics

Unless otherwise stated, the following conditions apply:

VDDP = +3.3 V, VDDM = -3.3 V, DVDD = +3.3 V, Exp-PAD = -5 V, HVP = +5 V, HVM = -5 V, no load,  $F_{in}$ = 5 MHz,  $T_A$  = 25 °C.

Figure 18. Measurement setup - CK1 = 640 MHz; CK2 = 5 MHz



Figure 19. Phase noise output plot



Significant results from the output have been extracted<sup>(a)</sup>:

- Phase noise @1 kHz: -147 dBc/Hz
- RMS jitter [BW 100 Hz 20 KHz]: 205 fs

577

24/29 DocID15450 Rev 5

a. Values measured leave room for improvement. As such, they are affected by a non-optimized setup.

**STHV748 Package information** 

#### **Package information** 10

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

#### 10.1 QFN64 9 x 9 x 1.0 mm 64 pitch 0.50 package information



Figure 20. QFN64 9 x 9 x 1.0 mm 64 pitch 0.50 package outline

Package information STHV748

Table 11. QFN64 9 x 9 x 1.0 mm 64 pitch 0.50 package mechanical data

| Dim | Min.                      | Тур. | Max. |
|-----|---------------------------|------|------|
| Α   | 0.8                       | 0.9  | 1    |
| A1  |                           | 0.02 | 0.05 |
| A2  |                           | 0.65 | 1    |
| A3  |                           | 0.2  |      |
| b   | 0.18                      | 0.25 | 0.3  |
| D   | 8.85                      | 9    | 9.15 |
| D1  |                           | 8.75 |      |
| D2  | See exposed pad variation |      |      |
| E   | 8.85                      | 9    | 9.15 |
| E1  |                           | 8.75 |      |
| E2  | See exposed pad variation |      |      |
| е   |                           | 0.5  |      |
| L   | 0.35                      | 0.4  | 0.45 |
| Р   |                           |      | 0.6  |
| К   |                           |      | 12   |
| ddd |                           |      | 0.08 |

Table 12. Exposed-pad variation

| Variation | 6D2  |      |      | E2   |      |      |
|-----------|------|------|------|------|------|------|
|           | Min. | Тур. | Max. | Min. | Тур. | Max. |
| А         | 4.1  | 4.25 | 4.4  | 4.1  | 4.25 | 4.4  |
| В         | 4.55 | 4.7  | 4.85 | 4.55 | 4.7  | 4.85 |
| С         | 6.95 | 7.1  | 7.25 | 6.95 | 7.1  | 7.25 |
| D         | 7.15 | 7.3  | 7.45 | 7.15 | 7.3  | 7.45 |

Note: QFN64 used for STHV748 has D variation option.

26/29 DocID15450 Rev 5

STHV748 Package information

Figure 21. QFN64 9 x 9 x 1.0 mm 64 tape and reel information

| DIM.  | mm.   |      |       | inch  |      |        |
|-------|-------|------|-------|-------|------|--------|
| DIWI. | MIN.  | TYP. | MAX.  | MIN.  | TYP. | MAX.   |
| А     |       |      | 330   |       |      | 12.992 |
| С     | 12.8  |      | 13.2  | 0.504 |      | 0.519  |
| D     | 20.2  |      |       | 0.795 |      |        |
| N     | 60    |      |       | 2.362 |      |        |
| Т     |       |      | 30.4  |       |      | 1.196  |
| Ao    | 12.25 |      | 12.45 | 0482  |      | 0.490  |
| Во    | 12.25 |      | 12.45 | 0482  |      | 0.490  |
| Ко    | 2.1   |      | 2.3   | 0.083 |      | 0.091  |
| Po    | 3.9   |      | 4.1   | 0.153 |      | 0.161  |
| Р     | 15.9  |      | 16.1  | 0.626 |      | 0.639  |



Revision history STHV748

# 11 Revision history

**Table 13. Document revision history** 

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                      |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20-Jan-2010 | 1        | Initial release.                                                                                                                                                                                                                                                                             |
| 17-Feb-2010 | 2        | Updated typo on coverpage.                                                                                                                                                                                                                                                                   |
| 09-Nov-2011 | 3        | Updated Table 6: Supply voltages and average currents, Table 9: Static electrical characteristics and Table 10: AC electrical characteristics.  Minor text changes.                                                                                                                          |
| 11-May-2012 | 4        | Updated the entire <i>Table 6: Supply voltages and average currents</i> title included.  Updated title in <i>Figure 6: PW example 5 periods, HVP0</i> = 90 <i>V, HVM0</i> = -90 <i>V, T</i> =200 ns, <i>T</i> _tx=1.2 μs, <i>T</i> _w=200 μs.  Minor text changes.                           |
| 20-Jan-2016 | 5        | <ul> <li>Updated Features on the coverpage and output jitter data in Table 10.</li> <li>Added Section 9.1: Output phase noise measurement in CW mode.</li> <li>Reformatted Package information section to current standards.</li> <li>Minor text changes throughout the document.</li> </ul> |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

